Title :
Strain-gauge mapping of die surface stresses
Author :
Gee, Stephen A. ; Van Den Bogert, Willem F. ; Akylas, Victor R.
Author_Institution :
Signetics Co., Sunnyvale, CA, USA
fDate :
12/1/1989 12:00:00 AM
Abstract :
The distribution of die surface stresses in integrated circuits has been determined experimentally using a specially designed semiconductor-strain-gauge array. Specifically, 28-pin dual-in-line packages were assembled with different molding compounds and subjected to thermal shock testing. To monitor changes in the mechanical integrity of the package, surface stress from the samples were plotted along various die symmetry axes. These profiles show that principal stresses are highest at the center of the die, while maximum in-plane shear stresses are highest at the corners. The principal stress levels at the center of the die are useful in comparing different molding compound formulations, while maximum shear stresses are useful in evaluating changes in mechanical integrity due to accelerated life testing
Keywords :
environmental testing; life testing; packaging; reliability; strain gauges; stress measurement; thermal shock; 28-pin dual-in-line packages; accelerated life testing; comparing different molding compound formulations; distribution of die surface stresses; evaluating changes in mechanical integrity; in-plane shear stresses; integrated circuits; mapping of die surface stresses; mechanical integrity; molding compounds; principal stresses; semiconductor-strain-gauge array; strain gauge mapping; thermal shock testing; Circuit testing; Electric shock; Electronic packaging thermal management; Force measurement; Integrated circuit packaging; Resistors; Shape measurement; Silicon; Stress measurement; Thermal stresses;
Journal_Title :
Components, Hybrids, and Manufacturing Technology, IEEE Transactions on