Title :
Multicore system-on-chip architecture for MPEG-4 streaming video
Author :
Berekovic, Mladen ; Stolberg, Hans-Joachim ; Pirsch, Peter
Author_Institution :
Inst. of Microelectron. Circuits & Syst., Hannover Univ., Germany
fDate :
8/1/2002 12:00:00 AM
Abstract :
The newly defined MPEG-4 Advanced Simple (AS) profile delivers single-layered streaming video in digital television (DTV) quality in the promising 1-2 Mbit/s range. However, the coding tools involved add significantly to the complexity of the decoding process, raising the need for further hardware acceleration. A programmable multicore system-on-chip (SOC) architecture is presented which targets MPEG-4 AS profile decoding of ITU-R 601 resolution streaming video. Based on a detailed analysis of corresponding bitstream statistics, the implementation of an optimized software video decoder for the proposed architecture is described. Results show that overall performance is sufficient for real-time AS profile decoding of ITU-R 601 resolution video.
Keywords :
VLSI; code standards; computer architecture; decoding; digital signal processing chips; digital television; multimedia communication; video coding; AS profile; Advanced Simple profile; DTV quality; ITU-R 601; MPEG-4; Moving Picture Experts Group; bitstream statistics; complexity; computer architecture; decoding; digital signal processors; digital television; hardware acceleration; multicore system-on-chip architecture; optimized software video decoder; performance; programmable SOC architecture; single-layered streaming video; very-large-scale integration; video coding; video resolution; Acceleration; Computer architecture; Decoding; Digital TV; Hardware; MPEG 4 Standard; Multicore processing; Statistical analysis; Streaming media; System-on-a-chip;
Journal_Title :
Circuits and Systems for Video Technology, IEEE Transactions on
DOI :
10.1109/TCSVT.2002.800860