DocumentCode
794062
Title
Test generation and optimization for DRAM cell defects using electrical simulation
Author
Al-Ars, Zaid ; Van de Goor, Ad J.
Author_Institution
Fac. of Inf. Technol. & Syst., Delft Univ. of Technol., Netherlands
Volume
22
Issue
10
fYear
2003
Firstpage
1371
Lastpage
1384
Abstract
Although electrical simulation has become a vital tool in the design process of memory devices, memory testing has not yet been able to employ electrical simulation as an integral part of the test generation and optimization process. This is due to the exponential complexity of the simulation-based fault analysis, a complexity that made such an analysis impractical. This paper describes new methods to reduce the complexity of the fault analysis from exponential to constant with respect to the number of analyzed operations, thereby making it possible: 1) to use electrical simulation to generate test patterns; and 2) to perform simulation-based stress optimization of tests. The paper also discusses ways to analyze the impact of idle time on the faulty behavior. In addition, results of a fault analysis study performed to verify the new analysis method are shown, where the new analysis reduces the analysis time by a factor of 30.
Keywords
DRAM chips; automatic test pattern generation; circuit optimisation; fault diagnosis; integrated circuit design; integrated circuit testing; DRAM cell defects; design process; electrical simulation; exponential complexity; idle time; memory testing; simulation-based fault analysis; simulation-based stress optimization; test patterns; Analytical models; Design optimization; Pattern analysis; Performance analysis; Performance evaluation; Process design; Random access memory; Stress; Test pattern generators; Testing;
fLanguage
English
Journal_Title
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher
ieee
ISSN
0278-0070
Type
jour
DOI
10.1109/TCAD.2003.818125
Filename
1233823
Link To Document