DocumentCode
794071
Title
Concurrent transient fault simulation for analog circuits
Author
Hou, Junwei ; Chatterjee, Abhijit
Author_Institution
Cadence Design Syst. Inc., San Jose, CA, USA
Volume
22
Issue
10
fYear
2003
Firstpage
1385
Lastpage
1398
Abstract
This paper presents a novel concurrent fault simulation algorithm for nonlinear analog circuits. Between successive time steps in transient fault simulation, all faulty circuits in the fault list are simulated before the simulator proceeds to the next step. Four primary techniques, including fault grouping, fault ordering, state prediction, and reduced-order fault matrix computation, are proposed to significantly reduce analog fault simulation complexity by making use of the similarities between the faulty and fault-free circuits. The method has been implemented in a dc and transient fault simulator called CONCERT2, which is the first ever for nonlinear analog circuits. Up to two orders of magnitude speedup is obtained for complete transient fault simulation, without loss of accuracy in fault detection. It is shown that the methodology of CONCERT2 can significantly speed up the process of analog test stimulus generation.
Keywords
analogue integrated circuits; circuit simulation; fault simulation; integrated circuit testing; transient analysis; CONCERT2; concurrent transient fault simulation; dc fault simulator; fault grouping; fault ordering; nonlinear analog circuits; reduced-order fault matrix computation; state prediction; successive time steps; test stimulus generation; transient fault simulation; transient fault simulator; Analog circuits; Circuit faults; Circuit simulation; Circuit testing; Circuits and systems; Computational modeling; Electrical fault detection; Fault diagnosis; Nonlinear equations; System testing;
fLanguage
English
Journal_Title
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher
ieee
ISSN
0278-0070
Type
jour
DOI
10.1109/TCAD.2003.818129
Filename
1233824
Link To Document