DocumentCode :
795452
Title :
A configurable convolution chip with programmable coefficients
Author :
Reuver, Dirk ; Klar, Heinrich
Author_Institution :
Inst. fuer Mikroelektronik, Tech. Univ. Berlin, Germany
Volume :
27
Issue :
7
fYear :
1992
fDate :
7/1/1992 12:00:00 AM
Firstpage :
1121
Lastpage :
1123
Abstract :
Describes the architecture and implementation of a bit-level configurable convolver array. The systolic field supports a configuration during operation in terms of number of taps and coefficient word length. A chip has been designed in 1.5- mu m CMOS using a full-custom design style which contains 112586 transistors on an active area of 46 mm2. The configurability consumes only 9% of that area. The prototypes are shown to be fully functional up to 20 MHz. An extension of the architecture for optimized calculation of transformations is also presented.
Keywords :
CMOS integrated circuits; digital signal processing chips; systolic arrays; 1.5 micron; CMOS; active area; coefficient word length; configurable convolution chip; full-custom design; programmable coefficients; taps; Clocks; Computer architecture; Convolution; Convolvers; Latches; Pipeline processing; Prototypes; Signal processing algorithms; Systolic arrays; Throughput;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.142613
Filename :
142613
Link To Document :
بازگشت