DocumentCode
796833
Title
Application-Dependent Testing of FPGAs
Author
Tahoori, Mehdi
Author_Institution
Dept. of Electr. & Comput. Eng., Northeastern Univ., Boston, MA
Volume
14
Issue
9
fYear
2006
Firstpage
1024
Lastpage
1033
Abstract
Testing techniques for interconnect and logic resources of an arbitrary design implemented into a field-programmable gate array (FPGA) are presented. The target fault list includes all stuck-at, open, and pair-wise bridging faults in the mapped design. For interconnect testing, only the configuration of the used logic blocks is changed, and the structure of the design remains unchanged. For logic block testing, the configuration of used logic resources remains unchanged, while the interconnect configuration and unused logic resources are modified. Logic testing is performed in only one test configuration whereas interconnect testing is done in a logarithmic number of test configurations. This approach is able to achieve 100% fault coverage
Keywords
field programmable gate arrays; integrated circuit interconnections; integrated circuit testing; logic testing; FPGAs; application-dependent testing; fault list; field-programmable gate array; interconnect resources; logic block testing; logic resources; Automatic testing; Circuit faults; Circuit testing; Field programmable gate arrays; Integrated circuit interconnections; Logic testing; Manufacturing; Performance evaluation; Programmable logic arrays; System testing; Field-programmable gate array (FPGA); testing;
fLanguage
English
Journal_Title
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher
ieee
ISSN
1063-8210
Type
jour
DOI
10.1109/TVLSI.2006.884053
Filename
1715334
Link To Document