• DocumentCode
    796846
  • Title

    Novel Low-Overhead Operand Isolation Techniques for Low-Power Datapath Synthesis

  • Author

    Banerjee, N. ; Raychowdhury, A. ; Roy, Kaushik ; Bhunia, S. ; Mahmoodi, H.

  • Author_Institution
    Purdue Univ., West Lafayette, IN
  • Volume
    14
  • Issue
    9
  • fYear
    2006
  • Firstpage
    1034
  • Lastpage
    1039
  • Abstract
    Power consumption in datapath modules due to redundant switching is an important design concern for high-performance applications. Operand isolation schemes that reduce this redundant switching incur considerable overhead in terms of delay, power, and area. This paper presents novel operand isolation techniques based on supply gating that reduce overheads associated with isolating circuitry. The proposed schemes also target leakage minimization and additional operand isolation at the internal logic of datapath to further reduce power consumption. We integrate the proposed techniques and power/delay models to develop a synthesis flow for low-power datapath synthesis. Simulation results show that the proposed operand isolation techniques achieve at least 40% reduction in power consumption compared to original circuit with minimal area overhead (5%) and delay penalty (0.15%)
  • Keywords
    digital integrated circuits; integrated circuit design; low-power electronics; internal logic; leakage minimization; low-overhead operand isolation techniques; low-power datapath synthesis; power consumption; redundant switching; supply gating; synthesis flow; Circuit simulation; Circuit synthesis; Computational modeling; Delay; Energy consumption; Latches; Logic; Minimization; Multiplexing; Switching circuits; Low-power datapath synthesis; operand isolation;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2006.884054
  • Filename
    1715335