DocumentCode :
797388
Title :
A realistic trap distribution model for numerical simulation of amorphous silicon thin-film transistors and phototransistors
Author :
Gudem, Prasad S. ; Chamberlain, Savvas G.
Author_Institution :
Dept. of Electr. & Comput. Eng., Waterloo Univ., Ont., Canada
Volume :
42
Issue :
7
fYear :
1995
fDate :
7/1/1995 12:00:00 AM
Firstpage :
1333
Lastpage :
1339
Abstract :
Numerical simulation of amorphous silicon phototransistors using the conventional trap distribution model is shown to give drain-to-source currents lower than experimentally reported values by about a factor of ten. Several attempts to optimize the semiconductor parameters to obtain a good agreement between the experimental and simulation data proved unsuccessful. We propose a more realistic model for the trap distribution which consists of both bulk traps and surface traps. Incorporating this model into a two-dimensional device simulator, simulation results in good agreement with experimental data are obtained for both thin-film transistors and phototransistors
Keywords :
amorphous semiconductors; electron traps; elemental semiconductors; hole traps; insulated gate field effect transistors; numerical analysis; phototransistors; semiconductor device models; silicon; simulation; thin film transistors; IGFET; TFT; amorphous Si; bulk traps; drain-to-source currents; numerical simulation; phototransistors; surface traps; thin-film transistors; trap distribution model; two-dimensional device simulator; Amorphous silicon; Chemical elements; Electrons; Liquid crystal displays; Numerical models; Numerical simulation; Phototransistors; Read only memory; Semiconductor thin films; Thin film transistors;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.391218
Filename :
391218
Link To Document :
بازگشت