Title :
Obtaining silicide free spacers by optimizing sputter etch for deep submicron CMOS processes
Author :
Kamal, A.H.M. ; Argenti, Nicholas S. ; Blair, Chris S.
Author_Institution :
Nat. Semicond. Corp., Santa Clara, CA, USA
fDate :
8/1/2002 12:00:00 AM
Abstract :
In this paper, we have shown that the sputter etch before cobalt deposition during the silicide processing of a deep submicron CMOS device fabrication needs to be optimized in order to eliminate a detrimental origin of gate (G) to source (S)/drain (D) bridging. It is known that Co cannot reduce even a thin layer of native oxide. Therefore, it is necessary to ensure that Co is deposited on a very clean Si surface. To ensure this, an in-situ sputter etch is commonly conducted before Co deposition. It is observed that this sputter etch process can sputter Si from the S/D area and deposit them on the sidewall spacer (SWS). This sputtered Si in turn will react with deposited Co and form silicide. The worst case leakage currents from poly-Si to composite for long (10 m) and narrow (0.18 micron) poly lines are shown to be on the order of milliampere. Transmission electron microscope (TEM) micrographs included show the existence of cobalt silicide layers (∼8 nm thick) over sidewall spacer. The silicide thickness on the sidewall spacer is correlated with resistance value calculated from current and voltage (I-V) measurements. The need for optimizing the sputter etch recipe has been validated by TEM and I-V measurements.
Keywords :
CMOS integrated circuits; integrated circuit metallisation; leakage currents; rapid thermal processing; sputter etching; transmission electron microscopy; 8 nm; CoSi2; I-V measurements; RTP; Si; deep submicron CMOS processes; gate to source/drain bridging; in-situ sputter etch; leakage currents; multistep process; sidewall spacer; silicide free spacers; silicide processing; sputter etch optimisation; transmission electron microscopy; CMOS process; Cobalt; Electrical resistance measurement; Fabrication; Leakage current; Silicides; Sputter etching; Surface cleaning; Transmission electron microscopy; Voltage;
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
DOI :
10.1109/TSM.2002.801389