DocumentCode :
79942
Title :
A Nonvolatile Sense Amplifier Flip-Flop Using Programmable Metallization Cells
Author :
Mahalanabis, Debayan ; Bharadwaj, Vineeth ; Barnaby, Hugh J. ; Vrudhula, Sarma ; Kozicki, Michael N.
Author_Institution :
Sch. of Electr., Comput. & Energy Eng., Arizona State Univ., Tempe, AZ, USA
Volume :
5
Issue :
2
fYear :
2015
fDate :
Jun-15
Firstpage :
205
Lastpage :
213
Abstract :
In this work, a zero-leakage nonvolatile flip-flop architecture based on a differential CMOS sense-amplifier flip-flop is presented. The flip-flop stores data in complimentarily programmed resistive memory devices during inactive period while power supply is turned off and then restores the data to flip-flop outputs once power supply is turned back on. The resistive memory technology considered here are known as programmable metallization cell (PMC) that switches via metal ion transport within a solid electrolyte. Simulations of the proposed circuit using a PMC compact model fitted to experimental data are performed to estimate the reliability of the read operation and energy consumption for both nominal and sub-threshold power supply regimes. Energy and reliability tradeoffs in the choice of the programmable low resistance state are also discussed. The proposed sense amplifier- based design is more compact than previously reported master-slave latch based nonvolatile designs and presents a modified data restore circuit for more robust read operation at subthreshold voltage supply levels. The wide margin between high and low resistance states of the PMC devices further improves robustness of the flip-flop. Lastly, possible extension of this architecture for low power logic computation application is briefly discussed.
Keywords :
CMOS logic circuits; amplifiers; flip-flops; integrated circuit design; integrated circuit modelling; integrated circuit reliability; logic design; low-power electronics; random-access storage; PMC compact model; PMC devices; complimentarily programmed resistive memory devices; differential CMOS sense-amplifier flip-flop; energy consumption; flip-flop robustness; low-power logic computation application; master-slave latch-based nonvolatile designs; metal ion transport; modified data restore circuit; nominal power supply; nonvolatile sense amplifier flip-flop; programmable metallization cells; read operation reliability; robust read operation; sense amplifier-based design; solid electrolyte; subthreshold power supply; zero-leakage nonvolatile flip-flop architecture; Anodes; Data models; Integrated circuit modeling; Nonvolatile memory; Reliability; Resistance; Semiconductor device modeling; Low power design; memory; programmable metallization cell (PMC); resistive memory; sense amplifier;
fLanguage :
English
Journal_Title :
Emerging and Selected Topics in Circuits and Systems, IEEE Journal on
Publisher :
ieee
ISSN :
2156-3357
Type :
jour
DOI :
10.1109/JETCAS.2015.2433571
Filename :
7113919
Link To Document :
بازگشت