DocumentCode
80032
Title
An Energy-Efficient Last-Level Cache Architecture for Process Variation-Tolerant 3D Microprocessors
Author
Joonho Kong ; Koushanfar, Farinaz ; Sung Woo Chung
Author_Institution
Sch. of Electron. Eng., Kyungpook Nat. Univ., Daegu, South Korea
Volume
64
Issue
9
fYear
2015
fDate
Sept. 1 2015
Firstpage
2460
Lastpage
2475
Abstract
As process technologies evolves, tackling process variation problems is becoming more challenging in 3D (i.e., die-stacked) microprocessors. Process variation adversely affects performance, power, and reliability of the 3D microprocessors, which in turn results in yield losses. In particular, last-level caches (LLCs: L2 or L3 caches) are known as the most vulnerable component to process variation in 3D microprocessors. In this paper, we propose a novel cache architecture that exploits narrow-width values for yield improvement of LLCs (in this paper, L2 caches) in 3D microprocessors. Our proposed architecture disables faulty cache subparts and turns on only the portions that store meaningful data in the cache arrays, which results in high energy-efficiency as well as high cache yield. In an energy-/performance-efficient manner, our proposed architecture significantly recovers not only SRAM cell failure-induced yield losses but also leakage-induced yield losses.
Keywords
cache storage; energy conservation; memory architecture; microprocessor chips; 3D microprocessors; L2 caches; L3 caches; LLC; SRAM cell failure-induced yield losses; cache arrays; cache yield; energy-efficiency; energy-efficient last-level cache architecture; faulty cache; leakage-induced yield losses; narrow-width values; process variation problems; yield improvement; Arrays; Benchmark testing; Logic gates; Microprocessors; SRAM cells; Three-dimensional displays; 3D microprocessor; Last-level cache; Leakage energy optimization; Narrow-width value; Process variation; Yield; last-level cache; leakage energy optimization; narrow-width value; process variation; yield;
fLanguage
English
Journal_Title
Computers, IEEE Transactions on
Publisher
ieee
ISSN
0018-9340
Type
jour
DOI
10.1109/TC.2014.2378291
Filename
6977972
Link To Document