Title :
An Architecture for High Speed Error Correction Circuitry
Author :
Iwaki, T. ; Tanaka, T. ; Yamada, E. ; Okuda, T. ; Sasada, T.
Author_Institution :
Sharp Corp.
Abstract :
An architecture for a high-speed Reed-Solomon decoder developed for digital VCRs is described. A maximum data rate of 16 MB/s and an error correction capability of 4-error- or 8-erasure-correction are realized using four-stage pipelines: a syndrome generator, a polynomial coefficient generator, a polynomial evaluator, and an error corrector. The polynomial coefficients are generated by a superscalar processor on a Galois field, which is controlled by instructions stored in ROM.
Keywords :
Circuits; Decoding; Error correction; Error correction codes; Pipelines; Polynomials; Reed-Solomon codes; Video compression; Video recording; Writing;
Journal_Title :
Magnetics in Japan, IEEE Translation Journal on
DOI :
10.1109/TJMJ.1993.4565707