DocumentCode :
803384
Title :
Component-Level Measurement for Transient-Induced Latch-up in CMOS ICs Under System-Level ESD Considerations
Author :
Ker, Ming-Dou ; Hsu, Sheng-Fu
Author_Institution :
Inst. of Electron., Nat. Chiao Tung Univ., Hsinchu
Volume :
6
Issue :
3
fYear :
2006
Firstpage :
461
Lastpage :
472
Abstract :
To accurately evaluate the immunity of CMOS ICs against transient-induced latch-up (TLU) under the system-level electrostatic discharge (ESD) test for electromagnetic compatibility (EMC) regulation, an efficient component-level TLU measurement setup with bipolar (underdamped sinusoidal) trigger is developed in this paper. A current-blocking diode and a current-limiting resistance, which are generally suggested to be used in the TLU measurement setup with bipolar trigger, are investigated for their impacts to both the bipolar trigger waveforms and the TLU immunity of the device under test (DUT). All the experimental results have been successfully verified with device simulation. Finally, a TLU measurement setup without a current-blocking diode but with a small current-limiting resistance, which can accurately evaluate the TLU immunity of CMOS ICs with neither overestimation nor electrical-over-stress damage to the DUT during the TLU test, is suggested. The suggested measurement setup has been verified with silicon-controlled-rectifier test structures and real circuitry (ring oscillator) fabricated in 0.25-mum CMOS technology
Keywords :
CMOS integrated circuits; electromagnetic compatibility; electrostatic discharge; integrated circuit measurement; trigger circuits; 0.25 micron; CMOS integrated circuits; CMOS technology; bipolar trigger; component-level measurement; current-blocking diode; current-limiting resistance; device simulation; device under test; electromagnetic compatibility regulation; ring oscillator; silicon-controlled-rectifier test structures; system-level electrostatic discharge; transient-induced latch-up; CMOS technology; Circuit testing; Current measurement; Diodes; Electrical resistance measurement; Electromagnetic compatibility; Electromagnetic measurements; Electrostatic discharge; Electrostatic measurements; Immunity testing; Holding voltage; latch-up; silicon-controlled rectifier (SCR); system-level electrostatic discharge (ESD) test; transient-induced latch-up (TLU);
fLanguage :
English
Journal_Title :
Device and Materials Reliability, IEEE Transactions on
Publisher :
ieee
ISSN :
1530-4388
Type :
jour
DOI :
10.1109/TDMR.2006.882203
Filename :
1717497
Link To Document :
بازگشت