Title :
Automated source-level error localization in hardware designs
Author :
Peischl, Bernhard ; Wotawa, Franz
Author_Institution :
Inst. for Software Technol., Technische Univ. Graz, Austria
Abstract :
Recent achievements in formal verification techniques allow for fault detection even in large real-world designs. Tool support for localizing the faulty statements is critical, because it reduces development time and overall project costs. Automated source-level debugging and a new and novel debugging model allow for source-level debugging of large VHDL designs at the granularity of statements and expressions. This technique is fully automated and does not require that an engineer be familiar with formal verification techniques.
Keywords :
electronic design automation; fault location; hardware description languages; logic testing; VHDL design source-level debugging; automated source-level error localization; formal verification techniques; hardware designs; Circuit faults; Circuit simulation; Computational modeling; Debugging; Discrete event simulation; Fault detection; Fault diagnosis; Formal verification; Hardware design languages; Object oriented modeling; design error diagnosis; fault localization; model-based diagnosis; software debugging;
Journal_Title :
Design & Test of Computers, IEEE