DocumentCode :
807901
Title :
A 155-MHz clock recovery delay- and phase-locked loop
Author :
Lee, Thomas H. ; Bulzacchelli, John F.
Author_Institution :
Analog Devices, Wilmington, MA, USA
Volume :
27
Issue :
12
fYear :
1992
fDate :
12/1/1992 12:00:00 AM
Firstpage :
1736
Lastpage :
1746
Abstract :
The authors describe a completely monolithic delay-locked loop (DLL) that may be used either by itself as a deskewing element, or in conjunction with an external voltage-controlled crystal oscillator (VCXO) to form a delay- and phase-locked loop (D/PLL). By phase shifting the input data rather than the clock, the DLL and D/PLL provide jitter-peaking-free clock recovery. Additionally, the jitter transfer function of the D/PLL has a low bandwidth for good jitter filtering without compromising acquisition speed. The D/PLL described here exhibits less than 1° r.m.s. jitter on the recovered clock, independent of the input data density. No jitter peaking is observed over the 40-kHz jitter bandwidth
Keywords :
bipolar integrated circuits; clocks; delay circuits; phase-locked loops; synchronisation; 155 MHz; DLL; clock recovery; delay-locked loop; deskewing element; external VCXO; jitter filtering; jitter transfer function; monolithic IC; phase shifting; phase-locked loop; voltage-controlled crystal oscillator; Bandwidth; Circuits; Clocks; Delay; Filtering; Frequency; Jitter; Phase locked loops; Sampling methods; Voltage-controlled oscillators;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.173100
Filename :
173100
Link To Document :
بازگشت