DocumentCode :
80805
Title :
THRU-Based Cascade De-embedding Technique for On-Wafer Characterization of RF CMOS Devices
Author :
Xi Sung Loo ; Kiat Seng Yeo ; Chew, Kok Wai Johnny
Author_Institution :
IC Design Centre of Excellence, Nanyang Technol. Univ., Singapore, Singapore
Volume :
60
Issue :
9
fYear :
2013
fDate :
Sept. 2013
Firstpage :
2892
Lastpage :
2899
Abstract :
In this paper, an accurate two-port cascade-based de-embedding technique is presented for characterization of RF devices. It uses two and four structures for device structure with symmetrical and asymmetrical layouts, respectively. Specifically, it outperforms the existing de-embedding techniques by showing distinct capability of accounting for both series contact resistance and distributed effects of interconnects. Furthermore, it is designed to overcome the deficiency of existing transmission line-based techniques in dealing with the interconnects of nonuniform line width. To avoid over de-embedding errors in lumped techniques, the deembedding is performed in unique steps with solely THRU structures for better prediction of test fixture parasitic. The proposed technique is verified on THRU line for a wide frequency range from 2 to 50 GHz. It demonstrates better performance over existing transmission line-based technique as evidenced by excellent agreement with electromagnetic simulation result of THRU line. This is further confirmed by validation result on deembedded gain and gate capacitance of 0.13-μm nMOS devices.
Keywords :
CMOS integrated circuits; contact resistance; field effect MMIC; integrated circuit interconnections; integrated circuit layout; transmission lines; RF CMOS devices; THRU structures; THRU-based cascade de-embedding technique; asymmetrical layouts; deembedded gain; distributed interconnect effects; electromagnetic simulation; frequency 2 GHz to 50 GHz; gate capacitance; nMOS devices; on-wafer characterization; series contact resistance; size 0.13 mum; test fixture parasitic; transmission line; Contact resistance; Integrated circuit interconnections; Layout; Metals; Probes; Scattering parameters; Symmetric matrices; CMOS integrated circuits; contact resistance; scattering matrices; transmission line theory;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2013.2275197
Filename :
6578143
Link To Document :
بازگشت