DocumentCode :
810726
Title :
An algorithm for quadrisection and its application to standard cell placement
Author :
Suaris, Peter R. ; Kedem, Gershon
Author_Institution :
Dept. of Comput. Sci., Duke Univ., Durham, NC, USA
Volume :
35
Issue :
3
fYear :
1988
fDate :
3/1/1988 12:00:00 AM
Firstpage :
294
Lastpage :
303
Abstract :
An efficient heuristic for hypergraph quadrisection is presented. A placement technique for standard cells based on quadrisection is also discussed in detail. Results show this method to be much superior to min-cut bisection, yielding improvements of up to 20% in area. It also compares favorably with simulated annealing, yielding improvements in area for most of the circuits under test. The placer runs about 100 times faster than a simulated-annealing based placement package
Keywords :
VLSI; circuit layout CAD; logic CAD; network topology; CAD; VLSI layout; VPNR place/route package; computer aided design; heuristic; hypergraph quadrisection; standard cell placement; Circuit simulation; Circuit testing; Clocks; Computer science; Microelectronics; Routing; Simulated annealing; Standards development; Very large scale integration; Wire;
fLanguage :
English
Journal_Title :
Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-4094
Type :
jour
DOI :
10.1109/31.1742
Filename :
1742
Link To Document :
بازگشت