DocumentCode
811348
Title
Sensitivity of double-gate and FinFETDevices to process variations
Author
Xiong, Shiying ; Bokor, Jeffrey
Author_Institution
Dept. of Electr. Eng. & Comput. Sci., Univ. of California, Berkeley, CA, USA
Volume
50
Issue
11
fYear
2003
Firstpage
2255
Lastpage
2261
Abstract
We investigate the manufacturability of 20-nm double-gate and FinFET devices in integrated circuits by projecting process tolerances. Two important factors affecting the sensitivity of device electrical parameters to physical variations were quantitatively considered. The quantum effect was computed using the density gradient method and the sensitivity of threshold voltage to random dopant fluctuation was studied by Monte Carlo simulation. Our results show the 3σ value of VT variation caused by discrete impurity fluctuation can be greater than 100%. Thus, engineering the work function of gate materials and maintaining a nearly intrinsic channel is more desirable. Based on a design with an intrinsic channel and ideal gate work function, we analyzed the sensitivity of device electrical parameters to several important physical fluctuations such as the variations in gate length, body thickness, and gate dielectric thickness. We found that quantum effects have great impact on the performance of devices. As a result, the device electrical behavior is sensitive to small variations of body thickness. The effect dominates over the effects produced by other physical fluctuations. To achieve a relative variation of electrical parameters comparable to present practice in industry, we face a challenge of fin width control (less than ∼1 nm 3σ value of variation) for the 20-nm FinFET devices. The constraint of the gate length variation is about 10∼15%. We estimate a tolerance of 1∼2 Å 3σ value of oxide thickness variation and up to 30% front-back oxide thickness mismatch.
Keywords
CMOS integrated circuits; MOSFET; Monte Carlo methods; doping profiles; fluctuations; quantum interference phenomena; semiconductor device models; sensitivity analysis; tolerance analysis; work function; 20 nm; CMOS technology; FinFET devices; Monte Carlo simulation; body thickness variations; density gradient method; discrete impurity fluctuation; double-gate MOSFET; double-gate devices; electrical parameter sensitivity; fin width control; front-back oxide thickness mismatch; gate dielectric thickness variations; gate length variations; gate materials; ideal gate work function; integrated circuits; manufacturability; nearly intrinsic channel; oxide thickness variation; process tolerances; quantum effect; random dopant fluctuation; threshold voltage sensitivity; work function engineering; Dielectric materials; FinFETs; Fluctuations; Gradient methods; Impurities; Integrated circuit manufacture; Maintenance engineering; Manufacturing processes; Quantum computing; Threshold voltage;
fLanguage
English
Journal_Title
Electron Devices, IEEE Transactions on
Publisher
ieee
ISSN
0018-9383
Type
jour
DOI
10.1109/TED.2003.818594
Filename
1239051
Link To Document