Title :
Dual-Material Double-Gate SOI n-MOSFET: Gate Misalignment Analysis
Author :
Sharma, Rupendra Kumar ; Gupta, Ritesh ; Gupta, Mridula ; Gupta, R.S.
Author_Institution :
Dept. of Electron. Sci., Univ. of Delhi South Campus, New Delhi
fDate :
6/1/2009 12:00:00 AM
Abstract :
The dual-material double-gate (DMDG) silicon-on-insulator (SOI) metal-oxide-semiconductor field-effect transistor (MOSFET) is the leading contender for sub-100-nm devices because it utilizes the benefits of both double-gate and dual-material-gate structures. One major issue of concern in the DMDG-MOSFET is the alignment between the top and the bottom gate that critically influences the device performance. In this paper, we have investigated the effects of gate misalignment in the DMDG SOI n-MOSFET. In this regard, analytical modeling and extensive simulations have been carried out to analyze the gate misalignment effects on device performance like surface potential, electric field, threshold voltage, subthreshold slope, drain-induced barrier lowering, drain current, and transconductance. Considering the fact that gate misalignment can occur on any side of the gate, both source- and drain-side misalignments have been discussed. Analytical and simulated results are found to be in good agreement, which authenticate our proposed model for the DMDG structure.
Keywords :
MOSFET; silicon-on-insulator; dual-material double-gate SOI n-MOSFET; electric field; gate misalignment analysis; metal-oxide-semiconductor field-effect transistor; silicon-on-insulator; source-and drain-side misalignments; threshold voltage; transconductance; Analytical models; CMOS technology; Double-gate FETs; Electric potential; Fabrication; MOSFET circuits; Performance analysis; Propulsion; Threshold voltage; Transconductance; 3-D ATLAS device simulation; Drain current; dual-material double gate (DMDG); gate misalignment; subthreshold slope; threshold voltage; transconductance;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2009.2019695