DocumentCode :
811790
Title :
Analysis of gate-bias-induced heating effects in deep-submicron ESD protection designs
Author :
Oh, Kwang-Hoon ; Duvvury, Charvaka ; Banerjee, Kaustav ; Dutton, Robert W.
Author_Institution :
Center for Integrated Syst., Stanford Univ., CA, USA
Volume :
2
Issue :
2
fYear :
2002
fDate :
6/1/2002 12:00:00 AM
Firstpage :
36
Lastpage :
42
Abstract :
This paper presents a detailed investigation of the degradation of electrostatic discharge (ESD) strength with high gate bias for deep-submicron salicided ESD protection nMOS transistors, which has significant implications for protection designs where high gate coupling occurs under ESD stress. It has been shown that gate-bias-induced heating is the primary cause of early ESD failure and that this impact of gate bias depends on the finger width of the protection devices. In addition, it has been established that substrate biasing can effectively alleviate the adverse impact of the gate bias and can improve ESD strength despite the gate-coupling level. Improved understanding of ESD behavior for advanced devices under high gate-coupling conditions can extend design capabilities of protection structures.
Keywords :
MOSFET; electrostatic discharge; overvoltage protection; semiconductor device reliability; deep-submicron ESD protection; deep-submicron salicided transistors; design capabilities; electrostatic discharge strength; finger width; gate coupling; gate-bias-induced heating effects; nMOS transistors; protection structures; substrate biasing; Degradation; Electric breakdown; Electrostatic discharge; Fingers; Heating; MOS devices; MOSFETs; Protection; Stress; Voltage;
fLanguage :
English
Journal_Title :
Device and Materials Reliability, IEEE Transactions on
Publisher :
ieee
ISSN :
1530-4388
Type :
jour
DOI :
10.1109/TDMR.2002.802113
Filename :
1030874
Link To Document :
بازگشت