DocumentCode :
812158
Title :
Low-power parallel multiplier with column bypassing
Author :
Wen, M.-C. ; Wang, S.-J. ; Lin, Y.-N.
Author_Institution :
Dept. of Comput. Sci., Nat. Chung-Hsing Univ., Taichung, Taiwan
Volume :
41
Issue :
10
fYear :
2005
fDate :
5/12/2005 12:00:00 AM
Firstpage :
581
Lastpage :
583
Abstract :
A low-power parallel multiplier design, in which some columns in the multiplier array can be turned-off whenever their outputs are known, is proposed. This design maintains the original array structure without introducing extra boundary cells, as was the case in previous designs. Experimental results show that it saves 10% of power for random input. Higher power reduction can be achieved if the operands contain more 0´s than 1´s.
Keywords :
logic design; low-power electronics; multiplying circuits; column bypassing; low-power parallel multiplier; multiplier array; power reduction;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:20050464
Filename :
1432529
Link To Document :
بازگشت