Title :
MTNet: Design of a Wireless Test Framework for Heterogeneous Nanometer Systems-on-Chip
Author :
Zhao, Dan ; Wang, Yi
Author_Institution :
Center for Adv. Comput. Studies, Univ. of Louisiana at Lafayette, Lafayette, LA
Abstract :
The rapid migration to nanometer design processes has brought an unprecedented level of integration by allowing system designers to pack a wide variety of functionalities on-chip, namely, systems-on-a-chip (SoCs). In the meantime, electronic testing becomes an enabling technology for this SoC paradigm, since the integration of various core tests is a big challenge, and has revealed a widening gap between design and manufacturing. In particular, the increasing complexity and density of nanometer SoCs have led to the problem of visibility and accessibility in testing. In this paper, we propose an integrated wireless test framework to resolve the acerbated core accessibility problem and to eliminate the incompatibility between the existing SoC test strategies and the next generation billion-transistor SoC specification. Under such a test strategy, the intra-chip wireless links form the wireless test access mechanism (TAM) to transport test data chip-wide. We present a self-configurable multi-hop wireless test micronetwork, dubbed MTNet, with simple and efficient data transmission protocols, and develop a system level design-for-testability structure. Consequently, we propose a geographic routing algorithm to find the test access paths for the deeply embedded cores and a path driven test scheduling algorithm to design and integrate the MTNet-based SoC test access architecture. Extensive simulation study show the feasibility and applicability of MTNet.
Keywords :
computational complexity; integrated circuit testing; nanoelectronics; system-on-chip; MTNet; data transmission protocols; design-for-testability structure; electronic testing; geographic routing algorithm; heterogeneous nanometer systems-on-chip; integrated wireless test framework; nanometer design processes; systems-on-a-chip; wireless test access mechanism; Access protocols; Automatic testing; Data communication; Electronic equipment testing; Manufacturing; Process design; Scheduling algorithm; System testing; System-on-a-chip; Wireless application protocol; Path-driven test scheduling; RF nodes distribution; quadrant-based routing; system integration and optimization; system-on–chip (SoC) test; wireless test framework;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2008.2000820