DocumentCode :
813265
Title :
A VLSI systolic adder for digital filtering of delta-modulated signals
Author :
Roncella, Roberto ; Saletti, Roberto
Author_Institution :
Istituto di Electronica e Telecommun., Pisa Univ., Italy
Volume :
37
Issue :
5
fYear :
1989
fDate :
5/1/1989 12:00:00 AM
Firstpage :
749
Lastpage :
754
Abstract :
A fully systolic VLSI architecture allowing addition of N sequentially available input numbers is presented. It consists of a bit-level systolic adder, systolically resettable, which accumulates the partial sums, and of a systolic control network which provides the correct signs of the input data. This architecture has all the advantages of systolic arrays, such as concurrence of calculations and ease of expansion, and it is really simple to design because the complexity of the cells used is comparable to that of a half adder. In addition, the delay introduced by the slowest cell is quite small and, as a consequence, the data throughput can be considered much higher than in other solutions. Furthermore, by introducing a useful mathematical notation, the correctness of the structure is proved.<>
Keywords :
VLSI; adders; cellular arrays; computerised signal processing; delta modulation; bit-level systolic adder; data throughput; delta-modulated signals; digital filtering; input data; partial sums; systolic VLSI architecture; systolic control network; systolically resettable; Adders; Circuits; Delay; Delta modulation; Digital filters; Filtering; Finite impulse response filter; Systolic arrays; Transversal filters; Very large scale integration;
fLanguage :
English
Journal_Title :
Acoustics, Speech and Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
0096-3518
Type :
jour
DOI :
10.1109/29.17566
Filename :
17566
Link To Document :
بازگشت