DocumentCode :
814621
Title :
Architecture, design, and application of an event-based test system
Author :
Rajsuman, Rochit
Author_Institution :
Advantest America R&D Center, Santa Clara, CA, USA
Volume :
52
Issue :
5
fYear :
2003
Firstpage :
1408
Lastpage :
1427
Abstract :
In this paper, we present the architecture, design, and usage of a new type of semiconductor IC test system. The traditional IC test systems require conversion of design simulation data (vectors) into cyclized form, such as WGL or STIL format. The new architecture described in this paper avoids such conversion and uses design simulation data as-is. Thus, it allows testing in the design simulation environment (Verilog/VHDL). The basic architecture, design, implementation, and testing of this tester is described at individual component levels as well as at the system level. Finally, its unique test flow and usage models are presented.
Keywords :
automatic test equipment; hardware description languages; integrated circuit testing; Verilog/VHDL simulation; automatic test equipment; design architecture; design simulation; event-based test system; semiconductor IC; Application specific integrated circuits; Automatic testing; Circuit testing; Hardware design languages; Helium; Integrated circuit testing; Semiconductor device testing; System testing; Test equipment; Timing;
fLanguage :
English
Journal_Title :
Instrumentation and Measurement, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9456
Type :
jour
DOI :
10.1109/TIM.2003.818544
Filename :
1240154
Link To Document :
بازگشت