DocumentCode :
815728
Title :
Modeling and analysis of nonuniform substrate temperature effects on global ULSI interconnects
Author :
Ajami, Amir H. ; Banerjee, Kaustav ; Pedram, Massoud
Author_Institution :
Dept. of Electr. Eng. & Syst., Univ. of Southern California, Los Angeles, CA, USA
Volume :
24
Issue :
6
fYear :
2005
fDate :
6/1/2005 12:00:00 AM
Firstpage :
849
Lastpage :
861
Abstract :
Nonuniform thermal profiles on the substrate in high-performance ICs can significantly impact the performance of global on-chip interconnects. This paper presents a detailed modeling and analysis of the interconnect performance degradation due to the nonuniform temperature profiles that are encountered along long metal interconnects as a result of existing thermal gradients in the underlying Silicon substrate. A nonuniform temperature-dependent distributed RC interconnect delay model is proposed. The model is applied to a wide variety of interconnect layouts and substrate temperature distributions to quantify the impact of such thermal nonuniformities on signal integrity issues including speed degradation in global interconnect lines and skew fluctuations in clock signal distribution networks. Subsequently, a new thermally dependent zero-skew clock-routing methodology is presented. This study suggests that thermally aware analysis should become an integrated part of the various optimization steps in physical-synthesis flow to improve the performance and integrity of signals in global ultra large scale integration interconnects.
Keywords :
ULSI; integrated circuit interconnections; integrated circuit layout; silicon; substrates; temperature distribution; Elmore delay; clock signal distribution networks; clock skew; clock-routing methodology; global ULSI interconnects; interconnect delay model; interconnect layouts; nonuniform substrate temperature effects; on-chip interconnects; signal integrity; silicon substrate; skew fluctuations; speed degradation; substrate temperature distributions; substrate thermal gradient; thermal nonuniformities; thermally aware analysis; Clocks; Delay; Integrated circuit interconnections; Microprocessors; Performance analysis; Power dissipation; Temperature; Thermal degradation; Thermal management; Ultra large scale integration; Clock skew; Elmore delay; global interconnects; hot-spots; on-chip temperature variations; signal integrity; substrate thermal gradient;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2005.847944
Filename :
1432876
Link To Document :
بازگشت