DocumentCode :
815847
Title :
Dynamically partitioned test scheduling with adaptive TAM configuration for power-constrained SoC testing
Author :
Zhao, Dan ; Upadhyaya, Shambhu
Author_Institution :
Center for Adv. Comput. Studies, Univ. of Louisiana, Lafayette, LA, USA
Volume :
24
Issue :
6
fYear :
2005
fDate :
6/1/2005 12:00:00 AM
Firstpage :
956
Lastpage :
965
Abstract :
Given a system-on-chip with a set of cores and a set of test resources, and the constraints on the total power consumption during test and the maximum width on the top-level test access mechanism (TAM), it is required to optimize overall testing time of the system. To solve this problem, we first generate a power-constrained test compatibility graph and then construct a set of power-constrained concurrent test sets (PCTSs) to facilitate concurrent testing. We then handle the constrained scheduling by adaptively assigning the cores in parallel to the TAMs with variable width and efficiently utilizing the TAM bandwidth such that the tests in the same PCTS have their lengths close to each other. We concurrently schedule the test sets by dynamically partitioning and allocating the tests, and consequently constructing and updating a set of dynamically partitioned PCTSs. This reduces the test cost in terms of overall test time. Simulation study shows the productivity gained by using our integrated scheduling approach.
Keywords :
integrated circuit testing; logic partitioning; scheduling; system-on-chip; adaptive TAM configuration; concurrent testing; constrained scheduling; dynamic test partitioning; dynamically partitioned test scheduling; integrated scheduling; power consumption; power-constrained SoC testing; power-constrained concurrent test sets; power-constrained test compatibility graph; system-on-chip testing; test access mechanism; Adaptive scheduling; Bandwidth; Constraint optimization; Costs; Dynamic scheduling; Energy consumption; Power generation; Productivity; System testing; System-on-a-chip; Adaptive test access mechanism (TAM) configuration; dynamic test partitioning; power constraint; system-on-chip (SoC) test; test compatibility;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2005.847893
Filename :
1432886
Link To Document :
بازگشت