DocumentCode :
816246
Title :
Time Dependence of Bias-Stress-Induced SiC MOSFET Threshold-Voltage Instability Measurements
Author :
Lelis, Aivars J. ; Habersat, Daniel ; Green, Ronald ; Ogunniyi, Aderinto ; Gurfinkel, Moshe ; Suehle, John ; Goldsman, Neil
Author_Institution :
U.S. Army Res. Lab., Adelphi, MD
Volume :
55
Issue :
8
fYear :
2008
Firstpage :
1835
Lastpage :
1840
Abstract :
We have observed significant instability in the threshold voltage of 4H-SiC metal-oxide-semiconductor field-effect transistors due to gate-bias stressing. This effect has a strong measurement time dependence. For example, a 20-mus-long gate ramp used to measure the I-V characteristic and extract a threshold voltage was found to result in a instability three to four times greater than that measured with a 1-s-long gate ramp. The VT instability was three times greater in devices that did not receive a NO postoxidation anneal compared with those that did. This instability effect is consistent with electrons directly tunneling in and out of near-interfacial oxide traps, which in irradiated Si MOS was attributed to border traps.
Keywords :
MOSFET; monolithic integrated circuits; silicon compounds; threshold elements; wide band gap semiconductors; NO postoxidation anneal; SiC; bias-stress-induced SiC MOSFET; instability effect; metal-oxide-semiconductor field-effect transistors; threshold voltage; threshold-voltage instability measurements; time dependence; Annealing; Electron traps; MOSFET circuits; Noise measurement; Silicon carbide; Switches; Thermal conductivity; Threshold voltage; Time measurement; Tunneling; MOSFETs; oxide charge trapping; silicon carbide (SiC); tunneling model;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2008.926672
Filename :
4578860
Link To Document :
بازگشت