DocumentCode :
817892
Title :
A high-frequency nonquasi-static analytical model including gate leakage effects for on-chip decoupling capacitors
Author :
Rius, Josep ; Meijer, Maurice
Author_Institution :
Dept. d´´Enginyeria Electron., Univ. Politecnica de Catalunya, Barcelona, Spain
Volume :
29
Issue :
1
fYear :
2006
Firstpage :
88
Lastpage :
97
Abstract :
This paper presents a compact model for on-chip decoupling capacitors (decaps) including gate-oxide leakage. The model makes use of only four parameters, namely, channel resistance, gate-oxide capacitance, and two parameters to quantify gate-oxide leakage, to predict the static and dynamic response of decaps. Quality indices have been defined to enable development of decap design guidelines and evaluation of performance of such capacitors. The model shows how the gate leakage and longer channel lengths severely affect the performance of on-chip decaps for both low and high frequencies. The model also shows that lumped models of decaps at high frequencies fail and have to be substituted by a distributed model. Application of the model uncovers tradeoffs for thin- and thick-oxide capacitors in an available 90-nm CMOS technology. For a general-purpose technology, a reference capacitance value has been realized using decaps with a discrete width and length. Our model predicts that thick-oxide n-channel (p-channel) capacitors require ∼3.37x (∼3.31x) more silicon area and ∼1.70x (∼1.17x) degraded time response as compared to their thin-oxide versions. The time response is even more degraded (∝L2) when longer channel decaps are used. This paper contributes by defining performance benchmarks for decaps.
Keywords :
CMOS integrated circuits; MOS capacitors; integrated circuit modelling; leakage currents; 90 nm; CMOS technology; channel resistance; decap design guidelines; gate leakage effects; gate-oxide capacitance; lumped models; nonquasistatic analytical model; on-chip decoupling capacitors; Analytical models; CMOS technology; Capacitance; Capacitors; Degradation; Frequency; Gate leakage; Predictive models; Semiconductor device modeling; Time factors; Gate leakage; nonquasi-static MOS models; on-chip decoupling capacitor;
fLanguage :
English
Journal_Title :
Advanced Packaging, IEEE Transactions on
Publisher :
ieee
ISSN :
1521-3323
Type :
jour
DOI :
10.1109/TADVP.2005.862658
Filename :
1589135
Link To Document :
بازگشت