DocumentCode :
818086
Title :
Bus encoding architecture for low-power implementation of an AMBA-based SoC platform
Author :
Osborne, S. ; Erdogan, A.T. ; Arslan, T. ; Robinson, D.
Author_Institution :
ALBA Campus, Inst. for Syst. Level Integration, Livingston, UK
Volume :
149
Issue :
4
fYear :
2002
fDate :
7/1/2002 12:00:00 AM
Firstpage :
152
Lastpage :
156
Abstract :
Advanced microcontroller bus architecture (AMBA) is rapidly becoming the de facto standard for new system-on-chip (SoC) designs. The bus protocol is complex, making any peripherals that can interface to it valuable intellectual property (IP). This paper presents a low-power bus encoding architecture which is able to deal with the complex advanced high-performance bus (AHB) protocol within AMBA, which involves multiple burst transfers. The architecture is targeted for a low-power SoC platform to be used in a miniaturised low power application area. The paper describes the SoC platform and the bus encoding architecture, and provides results with a design synthesised at 0.35 μm CMOS technology indicating up to 22% power saving
Keywords :
CMOS integrated circuits; encoding; microcontrollers; power consumption; system buses; AMBA-based SoC platform; CMOS technology; advanced high performance bus protocol; advanced microcontroller bus architecture; bus encoding architecture; bus protocol; defacto standard; intellectual property; low-power implementation; multiple burst transfers; system-on-chip designs;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:20020448
Filename :
1032879
Link To Document :
بازگشت