DocumentCode :
819950
Title :
An efficient scheme for interprocessor communication using dual-ported RAMs
Author :
Jagadish, N. ; Kumar, J. Mohan ; Patnaik, L.M.
Author_Institution :
Indian Inst. of Sci., Bangalore, India
Volume :
9
Issue :
5
fYear :
1989
Firstpage :
10
Lastpage :
19
Abstract :
An approach for interprocessor interconnection is described in which communication between the processor nodes involves writing into and reading from a common memory area. The communicating processors do not have to contend for a common bus as in the case of shared-memory systems, since they have independent access to the common memory units shared between them. Only the memory access time of the processors limits the communication speed. Processor-to-processor communication does not use intermediate buffers, input/output ports, or DMAs. The example of a three-dimensional cube is used to illustrate the advantages of this scheme. The implementation of the interprocessor communication scheme on a 64-node cube configuration is discussed.<>
Keywords :
multiprocessor interconnection networks; random-access storage; dual-ported RAMs; interprocessor communication; memory access time; process to process communication; Bandwidth; Communication channels; Costs; Hypercubes; Multiprocessing systems; Random access memory; Read-write memory; Supercomputers; System performance; Throughput;
fLanguage :
English
Journal_Title :
Micro, IEEE
Publisher :
ieee
ISSN :
0272-1732
Type :
jour
DOI :
10.1109/40.45822
Filename :
45822
Link To Document :
بازگشت