DocumentCode :
820138
Title :
Area-Efficient VLSI Design of Reed–Solomon Decoder for 10GBase-LX4 Optical Communication Systems
Author :
Huai-Yi Hsu ; An-Yeu Wu ; Jih-Chiang Yeo
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei
Volume :
53
Issue :
11
fYear :
2006
Firstpage :
1245
Lastpage :
1249
Abstract :
The Reed-Solomon (RS) code is a widely used forward error correction technique to cope with the channel impairments in fiber communication systems. The typical parallel RS architecture requires huge hardware cost to achieve very high speed transmission data rate for optical systems. This brief presents an area-efficient VLSI architecture of the RS decoder by using a novel just-in-time folding modified Euclidean algorithm (JIT-FMEA). The JIT-FMEA VLSI architecture can greatly reduce the hardware complexity by about 50% compared with the fully expanded parallel RS architecture. Meanwhile, it can achieve very high throughput rate for the 10Gbase-LX4 optical communication system. The proposed RS decoder architecture has been designed and implemented by using 0.18-mum CMOS standard cell technology at a supply voltage of 1.8 V. The post-layout simulation results show that the design requires only about 20 K gates and can achieve the data processing rate of 3.2 Gb/s at a clock frequency of 400 MHz
Keywords :
Reed-Solomon codes; VLSI; channel coding; forward error correction; integrated circuit design; optical fibre communication; parallel architectures; 0.18 micron; 1.8 V; 10GBase-LX4 optical communication systems; 3.2 Gbit/s; 400 MHz; CMOS technology; Reed-Solomon decoder; VLSI; channel impairments; fiber communication systems; forward error correction; just-in-time folding; key equation solver; modified Euclidean algorithm; parallel RS architecture; CMOS technology; Costs; Decoding; Forward error correction; Hardware; High speed optical techniques; Optical design; Optical fiber communication; Reed-Solomon codes; Very large scale integration; 10Gbase-LX4 optical system; Forward error correction (FEC); Reed–Solomon (RS) codec; just-in-time folding modified Euclidean algorithm (JIT-FMEA); key equation solver (KES);
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2006.882360
Filename :
4012385
Link To Document :
بازگشت