DocumentCode :
820266
Title :
Flash Memory Testing and Built-In Self-Diagnosis With March-Like Test Algorithms
Author :
Yeh, Jen-Chieh ; Cheng, Kuo-Liang ; Chou, Yung-Fa ; Wu, Cheng-Wen
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu
Volume :
26
Issue :
6
fYear :
2007
fDate :
6/1/2007 12:00:00 AM
Firstpage :
1101
Lastpage :
1113
Abstract :
Flash memories are a type of nonvolatile memory based on floating-gate transistors. The use of commodity and embedded flash memories is growing rapidly as we enter the system-on-chip era. Conventional tests for flash memories are usually ad hoc-the test procedure is developed for a specific design. As there is a large number of possible failure modes for flash memories, long test algorithms on complicated automatic test equipment (ATE) are commonly seen. The long test time results in high test cost. We propose a systematic approach in testing flash memories, including the development of March-like test algorithms, cost-effective fault diagnosis methodology, and built-in self-test (BIST) scheme. The improved March-like test algorithms can detect disturb faults-derived from the IEEE STD 1005-and conventional faults. As the memory array architecture and/or cell structure varies, the targeted fault set may change. We have developed a flash-memory fault simulator called RAMSES-FT, with which we can easily analyze and verify the coverage of targeted faults under any given test algorithm. In addition, the RAM test algorithm generator-test algorithm generator by simulation-has been enhanced based on RAMSES-FT, so that one can easily generate tests for flash memories, whether they are bit- or word-oriented. The proposed fault diagnosis methodology helps improve the production yield. We also develop a built-in self-diagnosis (BISD) scheme-a BIST design with diagnosis support. The BISD circuit collects useful test information for off-chip diagnostic analysis. It has unique test mode control that reduces test time and diagnostic data shift-out cycles by a parallel shift-out mechanism
Keywords :
IEEE standards; automatic test equipment; built-in self test; fault diagnosis; flash memories; integrated circuit testing; IEEE STD 1005; automatic test equipment; built-in self-diagnosis; built-in self-test; cost-effective fault diagnosis; flash memory testing; floating-gate transistors; march-like test algorithms; nonvolatile memory; system-on-chip; Automatic testing; Built-in self-test; Change detection algorithms; Circuit faults; Circuit testing; Fault diagnosis; Flash memory; Nonvolatile memory; System testing; System-on-a-chip; Built-in self-diagnosis (BISD); March-like test; built-in self-test (BIST); fault diagnosis; flash memory; memory testing;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2006.885828
Filename :
4167999
Link To Document :
بازگشت