DocumentCode
820473
Title
Process Optimization of Radiation-Hardened CMOS Integrated Circuits
Author
Derbenwick, G.F. ; Gregory, B.L.
Author_Institution
Sandia Laboratories, Albuquerque, New Mexico 87115
Volume
22
Issue
6
fYear
1975
Firstpage
2151
Lastpage
2156
Abstract
The effects of processing steps on the radiation hardness of MOS devices have been systematically investigated. Quantitative relationships between the radiation-induced voltage shifts and processing parameters have been determined, where possible. Using the results of process optimization, a controlled baseline fabrication process for aluminum-gate CMOS has been defined. CMOS inverters which can survive radiation exposures well in excess of 108 rads (Si) have been fabricated. Restrictions that the observed physical dependences place upon possible models for the traps responsible for radiation-induced charging in SiO2 are discussed.
Keywords
CMOS integrated circuits; CMOS process; Capacitance-voltage characteristics; Fabrication; Inverters; Laboratories; MOS devices; Process control; Silicon; Threshold voltage;
fLanguage
English
Journal_Title
Nuclear Science, IEEE Transactions on
Publisher
ieee
ISSN
0018-9499
Type
jour
DOI
10.1109/TNS.1975.4328096
Filename
4328096
Link To Document