Title :
Systolic array architecture implementation of parasitic-insensitive switched-capacitor filters
Author :
Raut, R. ; Bhattacharyya, B.B. ; Faruque, S.M.
Author_Institution :
Concordia Univ., West Montreal, Que., Canada
fDate :
6/1/1992 12:00:00 AM
Abstract :
A systematic procedure is developed for implementing switched-capacitor filters in systolic array architecture. The most complete signal flow graphs that satisfy the conditions of a systolic array, and also the general first- and second-order transfer functions, are considered. A step-by-step reduction procedure is then developed for the second-order signal flow graphs that yield structures which can be implemented with a minimal amount of hardware in LSI/VLSI technology. Implementation of switched-capacitor filters using these reduced signal flow graphs is discussed. Some structures that are not strictly systolic are also considered for second-order filters. Generation of parasitic-insensitive second-order switched-capacitor filters using systolic array architecture are, however, treated in detail, both for biphase (two-phase) and for four-phase clocking schemes. Guidelines for minimising the total capacitance are given and the sensitivity characteristics are provided. Systolic array architecture realisation of a higher-order switched-capacitor filter is illustrated
Keywords :
graph theory; network synthesis; sensitivity analysis; switched capacitor filters; systolic arrays; transfer functions; LSI/VLSI technology; SC filters; active filters; biphase clocking; four-phase clocking schemes; parasitic-insensitive; reduction procedure; second-order transfer functions; sensitivity characteristics; signal flow graphs; switched-capacitor filters; systolic array architecture; two-phase clocking;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings G