DocumentCode
820864
Title
Spatial versus temporal stability issues in image processing neuro chips
Author
Matsumoto, Takashi ; Kobayashi, Haruo ; Togawa, Yoshio
Author_Institution
Dept. of Electr. Eng., Waseda Univ., Tokyo, Japan
Volume
3
Issue
4
fYear
1992
fDate
7/1/1992 12:00:00 AM
Firstpage
540
Lastpage
569
Abstract
A typical image processing neuro chip consists of a regular array of very simple cell circuits. When it is implemented by a CMOS process, two stability issues naturally arise. First, parasitic capacitors of MOS transistors induce temporal dynamics. Since a processed image is given as the stable limit point of the temporal dynamics, a temporally unstable chip is unusable. Second, because of the array structure, the node voltage distribution induces spatial dynamics, and it could behave in a wild manner, e.g. oscillatory. The main contributions are: (i) a clarification of the spatial stability issue; (ii) explicit if and only if conditions for the temporal and the spatial stability in terms of circuit parameters; (iii) a rigorous explanation of the fact that even though the spatial stability is stronger than the temporal stability, the set of parameter values for which the two stability issues disagree is of (Lebesgue) measure zero; and (iv) theoretical estimates of the processing speed
Keywords
CMOS integrated circuits; computerised picture processing; microprocessor chips; neural nets; CMOS; computerised picture processing; image processing neuro chips; node voltage distribution; spatial dynamics; spatial stability; temporal dynamics; temporal stability; CMOS process; Circuit stability; Convolvers; Gaussian processes; Image converters; Image processing; MOS capacitors; Semiconductor device measurement; Voltage; Voltage-controlled oscillators;
fLanguage
English
Journal_Title
Neural Networks, IEEE Transactions on
Publisher
ieee
ISSN
1045-9227
Type
jour
DOI
10.1109/72.143370
Filename
143370
Link To Document