DocumentCode :
821154
Title :
Architecture and implementation of a highly parallel single-chip video DSP
Author :
Yamauchi, Hironori ; Tashiro, Yutaka ; Minami, Toshihiro ; Suzuki, Yutaka
Author_Institution :
NTT Public Corp., Kanagawa, Japan
Volume :
2
Issue :
2
fYear :
1992
fDate :
6/1/1992 12:00:00 AM
Firstpage :
207
Lastpage :
220
Abstract :
The architecture of a single-chip video DSP capable of attaining a maximum performance of 300-MOPS (mega operations per second) using 0.8-μm CMOS technology is described. The DSP is designed for the many applications regarding p×64 kb/s single-board video codecs based on DSPs that have roughly ten times the performance of conventional DSPs. Highly parallel architectures that allow four pipelined processing units to be integrated into one chip are studied extensively. The authors consider data path configurations, program sequencing control, and microinstructions that effectively support multiple pipeline processing. A prototype DSP is fabricated using 0.8-μm CMOS technology, and some performance evaluations are presented
Keywords :
CMOS integrated circuits; VLSI; codecs; computerised picture processing; digital signal processing chips; parallel architectures; pipeline processing; video equipment; 0.8 micron; 0.8-μm CMOS technology; 300 MFLOPS; 64 kbit/s; VLSI; data path configurations; image processing; microinstructions; multiple pipeline processing; parallel architectures; performance evaluations; pipelined processing units; program sequencing control; single-board video codecs; single-chip video DSP; CMOS technology; Digital signal processing; Digital signal processing chips; ISDN; Laboratories; Pipeline processing; Throughput; Transform coding; Video codecs; Video compression;
fLanguage :
English
Journal_Title :
Circuits and Systems for Video Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8215
Type :
jour
DOI :
10.1109/76.143420
Filename :
143420
Link To Document :
بازگشت