DocumentCode :
822913
Title :
Automatic Synthesis of Efficient Intrusion Detection Systems on FPGAs
Author :
Baker, Zachary K. ; Prasanna, Viktor K.
Author_Institution :
Dept. of Electr. Eng., Southern California Univ., Los Angeles, CA
Volume :
3
Issue :
4
fYear :
2006
Firstpage :
289
Lastpage :
300
Abstract :
This paper presents a methodology and a tool for automatic synthesis of highly efficient intrusion detection systems using a high-level, graph-based partitioning methodology and tree-based lookahead architectures. Intrusion detection for network security is a compute-intensive application demanding high system performance. The tools implement and automate a customizable flow for the creation of efficient field programmable gate array (FPGA) architectures using system-level optimizations. Our methodology allows for customized performance through more efficient communication and extensive reuse of hardware components for dramatic increases in area-time performance
Keywords :
field programmable gate arrays; security of data; trees (mathematics); field programmable gate array; graph-based partitioning; intrusion detection system; network security; tree-based lookahead architecture; Communication system security; Computer applications; Computer architecture; Computer networks; Field programmable gate arrays; High performance computing; Intrusion detection; Network synthesis; System performance; Tree graphs; FPGA design.; Intrusion detection; graph algorithms; partitioning; performance;
fLanguage :
English
Journal_Title :
Dependable and Secure Computing, IEEE Transactions on
Publisher :
ieee
ISSN :
1545-5971
Type :
jour
DOI :
10.1109/TDSC.2006.44
Filename :
4012642
Link To Document :
بازگشت