DocumentCode :
823124
Title :
Design for testability and DC test of switched-capacitor circuits
Author :
Ihs, H. ; Dufaza, C.
Author_Institution :
Lab. d´´Inf., Univ. des Sci. et Tech. du Languedoc, Montpellier, France
Volume :
32
Issue :
8
fYear :
1996
fDate :
4/11/1996 12:00:00 AM
Firstpage :
701
Lastpage :
702
Abstract :
The authors present a design for testability (DFT) technique for switched-capacitor circuits. The principle is to reconfigure the SC circuit so that it realises a cascade of DC voltage amplifiers in which all capacitors are represented in a simple form. Then, the transfer function becomes a product of the ratio of two capacitors and the sensibility of the DC gain to each capacitor is close to unity. Consequently, a simple test with partial diagnosis is realised with some DC voltage stimuli and gives an accurate test result at the output of the last voltage amplifier
Keywords :
analogue integrated circuits; design for testability; integrated circuit design; integrated circuit testing; monolithic integrated circuits; switched capacitor networks; transfer functions; DC test; DC voltage amplifier cascade; DFT technique; SC circuit; design for testability; partial diagnosis; switched-capacitor circuits; transfer function;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19960511
Filename :
491036
Link To Document :
بازگشت