DocumentCode :
823276
Title :
Analysis and design of latch-controlled synchronous digital circuits
Author :
Sakallah, Karem A. ; Mudge, Trevor N. ; Olukotun, Oekunle A.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Michigan Univ., Ann Arbor, MI, USA
Volume :
11
Issue :
3
fYear :
1992
fDate :
3/1/1992 12:00:00 AM
Firstpage :
322
Lastpage :
333
Abstract :
The authors present a succinct formulation of the timing constraints for latch-controlled synchronous digital circuits. It is shown that the constraints are mildly nonlinear. The equivalence of the nonlinear optimal cycle time calculation problem to an associated and simpler linear programming (LP) problem is proved. A LP-based algorithm which is guaranteed to obtain the optimal cycle time for arbitrary circuits controlled by a general class of multiphase overlapped clocks is presented. The formulation and an initial implementation of the algorithm on some example circuits are illustrated
Keywords :
circuit analysis computing; linear programming; logic CAD; LP-based algorithm; latch-controlled; linear programming; multiphase overlapped clocks; synchronous digital circuits; timing constraints; Circuit analysis; Circuit topology; Clocks; Digital circuits; Inspection; Latches; Linear programming; Logic; Propagation delay; Timing;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.124419
Filename :
124419
Link To Document :
بازگشت