DocumentCode :
82395
Title :
Instruction-Cycle-Based Dynamic Voltage Scaling Power Management for Low-Power Digital Signal Processor With 53% Power Savings
Author :
Shen-Yu Peng ; Tzu-Chi Huang ; Yu-Huei Lee ; Chao-Chang Chiu ; Ke-Horng Chen ; Ying-Hsi Lin ; Chao-Cheng Lee ; Tsung-Yen Tsai ; Chen-Chih Huang ; Long-Der Chen ; Cheng-Chen Yang
Author_Institution :
Inst. of Electr. Control Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
48
Issue :
11
fYear :
2013
fDate :
Nov. 2013
Firstpage :
2649
Lastpage :
2661
Abstract :
This paper presents and analyzes a fully digital instruction-cycle-based dynamic voltage scaling (iDVS) power management strategy for low-power processor designs. The proposed iDVS technique is fully compatible with conventional DVS scheduler algorithms. An additional computer aided design-based design flow was embedded in a standard cell library to implement the iDVS-based processor in highly integrated system-on-a-chip applications. The lattice asynchronous self-timed control digital low-dropout regulator with swift response and low quiescent current was also utilized to improve iDVS voltage transition response. Results show that the iDVS-based processor with the proposed adaptive instruction cycle control scheme can efficiently perform millions of instructions per second during iDVS transition. The iDVS-based digital signal processor chip was implemented in a HH-NEC 0.18-μm standard complementary metal-oxide semiconductor. Measurement results show that the voltage tracking speed with 11.6 V/μs saved 53% power.
Keywords :
CAD; CMOS digital integrated circuits; low-power electronics; signal processing; system-on-chip; HH-NEC standard complementary metal-oxide semiconductor; computer aided design-based design flow; instruction-cycle-based dynamic voltage scaling power management; integrated system-on-a-chip applications; lattice asynchronous self-timed control digital low-dropout regulator; low-power digital signal processor; power savings; quiescent current; size 0.18 mum; standard cell library; swift response; voltage tracking speed; voltage transition response; Clocks; Digital signal processing; Iterative closest point algorithm; Power demand; Regulators; Timing; Voltage control; Buck converter; SoC; digital signal processor (DSP); dynamic voltage scaling (DVS); fast transient; low dropout (LDO) regulator; low-power design; million instructions per second (MIPS) performance; switching regulator;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2013.2274885
Filename :
6578604
Link To Document :
بازگشت