DocumentCode :
824601
Title :
Simulated performance of analog Viterbi detectors
Author :
Spencer, Richard R.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Davis, CA, USA
Volume :
10
Issue :
1
fYear :
1992
fDate :
1/1/1992 12:00:00 AM
Firstpage :
277
Lastpage :
288
Abstract :
The reasons for pursuing analog implementations of the Viterbi algorithm for detection are presented. Some of the tradeoffs to be considered in choosing an analog architecture are discussed, and a suitable architecture for investigation is given. Simulation results based on the chosen architecture are presented and clearly show that analog implementations of the maximum likelihood sequence detector are worth pursuing. In addition, the simulation results provide quantitative guidelines for establishing the required specifications of the individual circuit blocks required to construct a Viterbi detector
Keywords :
detector circuits; signal detection; Viterbi algorithm; analog Viterbi detectors; analog architecture; digital magnetic storage; maximum likelihood sequence detector; signal detection; simulated performance; simulation results; Delay effects; Detectors; Drives; Gaussian noise; Magnetic flux; Magnetic noise; Polynomials; Saturation magnetization; Viterbi algorithm; Voltage;
fLanguage :
English
Journal_Title :
Selected Areas in Communications, IEEE Journal on
Publisher :
ieee
ISSN :
0733-8716
Type :
jour
DOI :
10.1109/49.124486
Filename :
124486
Link To Document :
بازگشت