• DocumentCode
    82479
  • Title

    Razor Based Programmable Truncated Multiply and Accumulate, Energy-Reduction for Efficient Digital Signal Processing

  • Author

    La Guia de Solaz, Manuel ; Conway, Richard

  • Author_Institution
    Interuniv. Microelectron. Center, Leuven, Belgium
  • Volume
    23
  • Issue
    1
  • fYear
    2015
  • fDate
    Jan. 2015
  • Firstpage
    189
  • Lastpage
    193
  • Abstract
    Fault tolerant techniques can extend the power savings achievable by dynamic voltage scaling by trading accuracy and/or timing performance against power. Such energy improvements have a strong dependency on the delay distribution of the circuit and the statistical characteristics of the input signal. Independently, programmable truncated multipliers also achieve power benefits at the expense of degradation of the output signal-to-noise ratio. In this brief, a combination of programmable truncated multiplication is used within a fault tolerant digital signal processing (DSP) structure in which the supply voltage is reduced beyond the critical timing level. Timing modulation properties of truncated multiplication are analyzed and demonstrated to improve the performance of fault tolerant designs, reducing error correction burdens, and extending the system operating voltage range. Combining both power strategies results in lower energy consumption levels, which improve the energy savings beyond that expected when applying a combination of both techniques with the original DSP.
  • Keywords
    digital signal processing chips; fault tolerance; low-power electronics; multiplying circuits; power aware computing; critical timing level; delay distribution; dynamic voltage scaling; energy savings; error correction burdens; fault tolerant DSP structure; fault tolerant digital signal processing structure; fault tolerant techniques; output signal-to-noise ratio; power savings; programmable truncated multipliers; statistical characteristics; system operating voltage range; timing modulation properties; Clocks; Delays; Digital signal processing; Fault tolerance; Fault tolerant systems; Power demand; Digital signal processing (DSP); fault tolerant; low power; razor; reconfigurable multiplier; truncated multiplication; truncated multiplication.;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2014.2300173
  • Filename
    6728706