DocumentCode :
825107
Title :
Architecture and Performance of Radiation-Hardened 64-Bit SOS/MNOS Memory
Author :
Kliment, D.C. ; Ronen, R.S. ; Nielsen, R.L. ; Seymour, R.N. ; Splinter, M.R.
Author_Institution :
Rockwell International Corporation 3370 Miraloma Avenue Anaheim, CA 92803
Volume :
23
Issue :
6
fYear :
1976
Firstpage :
1749
Lastpage :
1755
Abstract :
Realization of the 64-bit MNOS/SOS memory circuit demonstrates the feasibility of the design approach. Design techniques such as two-MNOS-transistors-per-bit cell, differential read circuitry and the implementation of PMOS resistive load static logic were used in the memory circuit to test their effectiveness and suitability for much larger nonvolatile radiation-hard memory arrays in SOS. We have shown that the 64-bit MNOS/SOS memory circuit can be successfully fabricated with tight uniformity uniformity of discrete device parameters. The MNOS transistors used in the circuit were processed to perform either as a RAM-type device or as an EAROM-type device. Also, discrete devices and the circuit have exhibited memory retention times in excess of three years. Additionally, we have verified that the circuit can survive total dose irradiation greater than 300K rads and maintain stored information after transient dose irradiation up to 1012 rad/sec.
Keywords :
Circuit testing; EPROM; Flexible printed circuits; Nonvolatile memory; Process design; Random access memory; Read-write memory; Silicon; Vehicles; Voltage;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.1976.4328573
Filename :
4328573
Link To Document :
بازگشت