DocumentCode :
8256
Title :
Single-configuration fault detection in applicationdependent testing of field programmable gate array interconnects
Author :
Kumar, T. Nandha ; Almurib, Haider A. F. ; Lombardi, Floriana
Author_Institution :
Malaysia Campus, Dept. of Electr. & Electron. Eng., Univ. of Nottingham, Semenyih, Malaysia
Volume :
7
Issue :
3
fYear :
2013
fDate :
May-13
Firstpage :
132
Lastpage :
141
Abstract :
This study presents a new method for application testing of field programmable gate array (FPGA) interconnects at run time. This method utilises new features related to the function for the programming of the look up tables (LUTs), the utilisation (by logic activation/deactivation) of the nets in a interconnect configuration as well as the primary (unused) input/outputs (IOs) of the FPGAs. A new LUT programming function is introduced; the proposed method retains the original interconnect configuration and modifies the function of the LUTs using the so-called 1-bit sum function (1-BSF); the 1-BSF detects all possible stuck-at and bridging faults (of all cardinalities) by utilising the all zeros´ vector and a walking-1 test set. As validated by simulation for benchmark circuits (implemented on the Xilinx Virtex4 and Virtex5), the proposed method (with a polynomial time complexity) results in a single test configuration with 100% coverage. These results also show that the proposed method requires a larger number of test vectors and an availability of unused IOs.
Keywords :
computational complexity; fault diagnosis; field programmable gate arrays; logic testing; table lookup; 1-BSF; 1-bit sum function; FPGA interconnects; LUT programming function; Xilinx Virtex4; Xilinx Virtex5; application-dependent testing; bridging faults; field programmable gate array interconnects; interconnect configuration; logic activation; logic deactivation; look up tables; polynomial time complexity; primary input-outputs; single-configuration fault detection; stuck-at faults; walking-1 test set;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt.2012.0117
Filename :
6547085
Link To Document :
بازگشت