Title :
0.7 V Manchester carry look-ahead circuit using PD SOI CMOS asymmetrical dynamic threshold pass transistor techniques suitable for low-voltage CMOS VLSI systems
Author :
Chiang, T.Y. ; Kuo, J.B.
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fDate :
4/8/2005 12:00:00 AM
Abstract :
The authors report a 0.7 V Manchester carry look-ahead circuit using partially depleted (PD) SOI CMOS dynamic threshold (DTMOS) techniques for low-voltage CMOS VLSI systems. Using an asymmetrical dynamic threshold pass-transistor technique with the PD-SOI DTMOS dynamic logic circuit, this 0.7 V PD-SOI DTMOS Manchester carry look-ahead circuit has an improvement of 30% in propagation delay time compared to the conventional Manchester carry look-ahead circuit based on two-dimensional device simulation MEDICI results.
Keywords :
CMOS logic circuits; VLSI; carry logic; circuit simulation; silicon-on-insulator; 0.7 V; 2D device simulation; MEDICI; Manchester carry look-ahead circuit; asymmetrical dynamic threshold pass transistor; dynamic logic circuit; low-voltage CMOS VLSI; partially depleted SOI CMOS; propagation delay time;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
DOI :
10.1049/ip-cds:20041138