DocumentCode :
82622
Title :
3-D Statistical Simulation Comparison of Oxide Reliability of Planar MOSFETs and FinFET
Author :
Gerrer, Louis ; Amoroso, Salvatore Maria ; Markov, Stanislav ; Adamu-Lema, F. ; Asenov, Asen
Author_Institution :
Device Modeling Group, Univ. of Glasgow, Glasgow, UK
Volume :
60
Issue :
12
fYear :
2013
fDate :
Dec. 2013
Firstpage :
4008
Lastpage :
4013
Abstract :
New transistor architectures such as fully depleted silicon on insulator (FDSoI) MOSFETs and FinFETs have been introduced in advanced CMOS technology generations to boost performance and to reduce statistical variability (SV). In this paper, the robustness of these architectures to random telegraph noise and bias temperature instability issues is investigated using comprehensive 3-D numerical simulations, and results are compared with those obtained from conventional bulk MOSFETs. Not only the impact of static trapped charges is investigated, but also the charge trapping dynamics are studied to allow device lifetime and failure rate predictions. Our results show that device-to-device variability is barely increased by progressive oxide charge trapping in bulk devices. On the contrary, oxide degradation determines the SV of SoI and FinFET devices. However, the SoI and multigate transistor architectures are shown to be significantly more robust in terms of immunity to time-dependent SV when compared with the conventional bulk device. The comparative study here presented could be of significant importance for reliability resistant CMOS circuits and systems design.
Keywords :
CMOS integrated circuits; MOSFET; numerical analysis; random noise; semiconductor device models; semiconductor device noise; semiconductor device reliability; silicon-on-insulator; statistical analysis; 3D numerical simulations; 3D statistical simulation; FDSoI; FinFET devices; SV; advanced CMOS technology; bias temperature instability; bulk devices; charge trapping dynamics; device lifetime; device-to-device variability; failure rate predictions; fully depleted silicon on insulator; multigate transistor architectures; oxide reliability; planar MOSFET; progressive oxide charge trapping; random telegraph noise; static trapped charges; statistical variability; Charge carrier processes; Dispersion; FinFETs; Reliability; Threshold voltage; Device modeling; FinFET; fully depleted silicon on insulator (FDSoI); nanoscale MOSFETs; reliability; variability;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2013.2285588
Filename :
6656825
Link To Document :
بازگشت