DocumentCode :
827354
Title :
Novel analogue VLSI design for multilayer networks
Author :
Tombs, J.N. ; Tarassenko, L. ; Murray, A.F.
Author_Institution :
Dept. of Eng. Sci., Oxford Univ., UK
Volume :
139
Issue :
6
fYear :
1992
fDate :
12/1/1992 12:00:00 AM
Firstpage :
426
Lastpage :
430
Abstract :
The authors introduce a new pulse-stream analogue VLSI design which has been optimised for the implementation of multilayer networks. The requirements of fully-trained multilayer perceptrons have been analysed to produce a set of specifications for the hardware design. The pulse-stream circuits described in the paper are driven from a fixed-frequency master clock, and a synaptic multiply-and-add computation is performed with every pulse. Detailed SPICE simulations have been carried out, and preliminary results from a set of test chips are also presented
Keywords :
VLSI; analogue computer circuits; feedforward neural nets; linear integrated circuits; neural chips; SPICE simulations; fixed-frequency master clock; fully-trained multilayer perceptrons; hardware design; pulse-stream analogue VLSI design; synaptic multiply-and-add computation; test chips;
fLanguage :
English
Journal_Title :
Radar and Signal Processing, IEE Proceedings F
Publisher :
iet
ISSN :
0956-375X
Type :
jour
Filename :
180517
Link To Document :
بازگشت