Title :
A Novel Delay Fault Testing Methodology Using Low-Overhead Built-In Delay Sensor
Author :
Ghosh, Swaroop ; Bhunia, Swarup ; Raychowdhury, Arijit ; Roy, Kaushik
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN
Abstract :
A novel integrated approach for delay-fault testing in external (automatic-test-equipment-based) and test-per-scan built-in self-test (BIST) using on-die delay sensing and test point insertion is proposed. A robust, low-overhead, and process-tolerant on-chip delay-sensing circuit is designed for this purpose. An algorithm is also developed to judiciously insert delay-sensor circuits at the internal nodes of logic blocks for improving delay-fault coverage with little or no impact on the critical-path delay. The proposed delay-fault testing approach is verified for transition- and segment-delay-fault models. Experimental results for external testing (BIST) show up to 31% (30%) improvement in fault coverage and up to 67.5% (85.5%) reduction in test length for transition faults. An increase in the number of robustly detectable critical-path segments of up to 54% and a reduction in test length for the segment-delay-fault model of up to 76% were also observed. The delay and area overhead due to insertion of the delay-sensing hardware have been limited to 2% and 4%, respectively
Keywords :
built-in self test; delay circuits; electric sensing devices; integrated circuit testing; BIDS; BIST; built-in delay sensor; built-in self-test; delay fault testing; segment delay fault; test point insertion; transition delay fault; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Clocks; Costs; Delay; Hardware; Logic testing; Robustness; Built-in delay sensor (BIDS); built-in self-test (BIST); delay fault testing; segment delay fault; test point insertion; transition delay fault;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2006.882523