DocumentCode :
829254
Title :
A 1.8-GHz Spur-Cancelled Fractional-N Frequency Synthesizer With LMS-Based DAC Gain Calibration
Author :
Gupta, Manoj ; Song, Bang-Sup
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., San Diego, La Jolla, CA
Volume :
41
Issue :
12
fYear :
2006
Firstpage :
2842
Lastpage :
2851
Abstract :
A 1.8-GHz wideband DeltaSigma fractional-N frequency synthesizer achieves the phase noise performance of an integer-N synthesizer using a spur-cancellation digital-to-analog converter (DAC). The DAC gain is adaptively calibrated with a least-mean-square (LMS) sign-sign correlation algorithm for better than 1% DAC and charge pump (CP) gain matching. The proposed synthesizer phase-locked loop (PLL) is demonstrated with a wide 400-kHz loop bandwidth while using a low 14.3-MHz reference clock, and offers a better phase noise and bandwidth tradeoff. Using an 8-bit gain-calibrated DAC, DeltaSigma-shaped divider ratio noise is suppressed by as much as 30 dB. The second-order DeltaSigma fractional-N PLL exhibits in-band and integrated phase noises of -98 dBc/Hz and 0.8deg. The chip, fabricated in 0.18-mum CMOS, occupies 2 mm2, and consumes 29 mW at 1.8-V supply. The spur cancellation and correlation function consumes 30% additional power
Keywords :
CMOS integrated circuits; delta-sigma modulation; frequency synthesizers; integrated circuit noise; interference suppression; least mean squares methods; phase locked loops; phase noise; 0.18 micron; 1.8 GHz; 1.8 V; 14.3 MHz; 29 mW; 400 kHz; 8 bit; CMOS; DAC gain calibration; PLL; charge pump; fractional-N frequency synthesizer; gain matching; least-mean-square algorithm; phase noise; phase-locked loop; sign-sign correlation algorithm; spur-cancellation digital-to-analog converter; wideband frequency synthesizer; Bandwidth; Charge pumps; Clocks; Digital-analog conversion; Frequency synthesizers; Least squares approximation; Phase locked loops; Phase noise; Signal to noise ratio; Wideband; Delta-sigma modulation; fractional-N frequency synthesizers; phase-locked loops; spur cancellation;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2006.884829
Filename :
4014614
Link To Document :
بازگشت