DocumentCode :
830435
Title :
A behavioral modeling approach to the design of a low jitter clock source
Author :
Manganaro, Gabriele ; Kwak, Sung Ung ; Cho, SeongHwan ; Pulincherry, Anurag
Author_Institution :
Engim Inc., Acton, MA, USA
Volume :
50
Issue :
11
fYear :
2003
Firstpage :
804
Lastpage :
814
Abstract :
Designing a low-jitter clock synthesizer is not a trivial task. Multiple noise and disturbance sources combine together in the nonlinear blocks of the phased-lock loop (PLL) affecting its performance. Moreover, deceptively small circuit nonideal characteristics can have nonnegligible effects in the behavior of the whole system. A behavioral modeling approach allowing a systematic design of the PLL is discussed here. This approach allows the designer to maintain a grasp of the fundamentals using coarse models at the early stage of the design and to eventually gain insight on the lower order effects by gradually increasing the level of detail as the design develops. Moreover, accurate design specifications for the actual circuit blocks are obtained and, eventually the transistor-level results can be back-annotated into the behavioral model for further verification. This methodology is here demonstrated in the context of the modeling, design and the implementation of a fully integrated BiCMOS 1.76 ps rms jitter 180-MHz clock synthesizer. A detailed functional model including the crystal oscillator, the main circuit nonlinearities, and noise sources of the PLL is presented. The building blocks´ models development has been motivated by actual circuit implementations. Moreover, computational pitfalls have been identified and solutions have been proposed. Finally, the key behavioral model results have been compared against measured results obtained from an actual fabricated prototype validating the effectiveness of the proposed approach.
Keywords :
BiCMOS analogue integrated circuits; circuit simulation; frequency synthesizers; integrated circuit modelling; integrated circuit noise; phase locked loops; phase noise; timing jitter; voltage-controlled oscillators; white noise; BiCMOS clock synthesizer; Simulink model; accurate design specifications; analog-integrated circuits; behavioral modeling approach; circuit modeling; circuit simulation; coarse models; crystal oscillator; low-jitter clock synthesizer; noise sources; nonlinear blocks; phased-lock loop; voltage-controlled oscillators; BiCMOS integrated circuits; Circuit noise; Clocks; Context modeling; Jitter; Oscillators; Phase locked loops; Phase noise; Prototypes; Synthesizers;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/TCSII.2003.819134
Filename :
1246358
Link To Document :
بازگشت